
April 27 - April 29, 2026
IEEE VLSI Test Symposium
No followers yet.
Overview
The IEEE VLSI Test Symposium (VTS) explores emerging trends and novel concepts in test, validation, yield, reliability, and security of microelectronic circuits and systems. The symposium will take place on April 27-29 2026, in Napa, CA, USA. The program includes keynotes, scientific paper presentations, late breaking result papers, short industrial application paper presentations, special sessions, and Innovative Practices sessions. The areas of interest include (but are not limited to) the following topics: Generative AI Applications in Test and Security, Silicon Lifecycle Management, Silent Data Corruption, Test-Enabled Digital Twin, Analog – Mixed-Signal – RF Test, ATPG and Compression, Automotive Test and Safety, Built-In Self-Test (BIST), Functional safety, Digital twin-enabled test and security, High BW Test through High-Speed Interfaces, Testing for extreme environments, Test og Non-Si and Compound Circuits, Test and Security of Quantum Circuits, Test and Security of Photonic Circuits, Test and Security of Emerging Memory Technologies, Functional Debug through Scan, Fault Modeling and Simulation, Low-Power IC Test, Machine Learning for Test and Security, Microsystems/MEMS/Sensors Test, Memory Test and Repair, Test for 3D and Heterogenous Integration, Yield Optimization, Online Test and Error Correction, Power and Thermal Issues in Test, System-on-Chip (SOC) Test, Test and Reliability of Biomedical Devices, Test and Reliability of High-Speed I/O, Test and Security of Machine Learning Hardware, Test Standards, FPGA Test, Defect-Based Test, Defect and Fault Tolerance, Delay and Performance Test, Design for Testability, Post-silicon Validation and Debug, Hardware Security, Embedded System and Board Test.
Call for papers
The IEEE VLSI Test Symposium (VTS) explores emerging trends and novel concepts in test, validation, yield, reliability, and security of microelectronic circuits and systems. The symposium will take place on April 27-29 2026, in Napa, CA, USA. The program includes keynotes, scientific paper presentations, late breaking result papers, short industrial application paper presentations, special sessions, and Innovative Practices sessions. The areas of interest include (but are not limited to) the following topics: Generative AI Applications in Test and Security, Silicon Lifecycle Management, Silent Data Corruption, Test-Enabled Digital Twin, Analog – Mixed-Signal – RF Test, ATPG and Compression, Automotive Test and Safety, Built-In Self-Test (BIST), Functional safety, Digital twin-enabled test and security, High BW Test through High-Speed Interfaces, Testing for extreme environments, Test og Non-Si and Compound Circuits, Test and Security of Quantum Circuits, Test and Security of Photonic Circuits, Test and Security of Emerging Memory Technologies, Functional Debug through Scan, Fault Modeling and Simulation, Low-Power IC Test, Machine Learning for Test and Security, Microsystems/MEMS/Sensors Test, Memory Test and Repair, Test for 3D and Heterogenous Integration, Yield Optimization, Online Test and Error Correction, Power and Thermal Issues in Test, System-on-Chip (SOC) Test, Test and Reliability of Biomedical Devices, Test and Reliability of High-Speed I/O, Test and Security of Machine Learning Hardware, Test Standards, FPGA Test, Defect-Based Test, Defect and Fault Tolerance, Delay and Performance Test, Design for Testability, Post-silicon Validation and Debug, Hardware Security, Embedded System and Board Test.
Important Dates
Conference Dates
Conference Date
April 27, 2026 → April 29, 2026
- April 28, 2025 - April 30, 2025
Source Rank
Source: CORE2023
Rank: TBR
Field of Research: Computer Systems Engineering, No longer used